1)  Verilog
Verilog
1.
Interface Design Based on Verilog Language in SoC Hardware Interface Synthesis;
SoC硬件综合设计中基于Verilog语言的接口程序设计
2.
Implementation of A Verilog-VHDL Translator;
Verilog-VHDL翻译器设计与实现
3.
The Basis of Chip Design Methodology ──Verilog Hardware Description Language──National Standard GB/T 18349-2001"Integrated Circuit/ Computer Hardware Description Language Verilog;
芯片设计方法学的基础——硬件描述语言Verilog——国家标准GB/T18349-2001《集成电路/计算机硬件描述语言Verilog》介绍
2)  Verilog-a
Verilog-a
1.
Modeling and Simulation of Capacitive Gate transducer Using Verilog-A;
基于Verilog-A的容栅传感器建模与仿真
2.
Design of VCO based behavioral model using Verilog-A;
基于Verilog-A行为描述模型的VCO设计
3.
System Design of PLL Based on Behavioral Model Using Verilog-A;
基于Verilog-A行为描述模型的PLL系统设计
3)  Verilog-HDL
Verilog-HDL
1.
Design of Bidirectional Port Based on Verilog-HDL in Logic Analysis Card;
基于Verilog-HDL的逻辑分析卡中双向端口的设计
2.
Design and Simulation of UART Serial Communication Module Based on Verilog-HDL;
基于Verilog-HDL的UART串行通讯模块设计及仿真
3.
Design a Sequence-inspected Equipment in Verilog-HDL;
Verilog-HDL设计序列检测器
4)  VHDL/Verilog
VHDL/Verilog
5)  verilog-XL
Verilog-XL
6)  Verilog-AMS
Verilog-AMS
1.
Mixed-Signal Modeling and Simulation for a Digital RF Charge Sampling Mixer Based on Verilog-AMS;
基于Verilog-AMS的数字射频电荷采样混频器的混合信号建模与仿真
2.
Modeling and simulation of Σ-△ modulator using Verilog-AMS;
基于Verilog-AMS的Σ-△调制器的建模与仿真
3.
Modeling VCO with Noise Using Verilog-AMS;
基于Verilog-AMS的VCO噪声建模
参考词条
补充资料:HDL
分子式:
CAS号:

性质:又称α-脂蛋白,高密度脂蛋白。用超速离心方法可将血浆脂蛋白分成乳糜微粒,极低密度脂蛋白,低密度脂蛋白,高密度脂蛋白。其中沉淀于离心管底部的那一部分称高密度脂蛋白。由于其脂质含量相对低于其他三个类别,故又称低脂质脂蛋白。含蛋白(45%~50%),甘油三酯(5%),胆甾醇(20%),磷脂(30%)。分子量2×105左右。相对密度1.063~1.2。直径约10nm。主要生理功能是转运磷脂和胆固醇。

说明:补充资料仅用于学习参考,请勿用于其它任何用途。